Physical Verification System Training
Date | Version | Country | Location | |
---|---|---|---|---|
Scheduled upon demandOn demand | EXPRESS INTERESTINQUIRE |
Version | Region | |
---|---|---|
16.1 | Online | ENROLL |
14.1 | Online | ENROLL |
Other Versions | Online | EXPRESS INTERESTINQUIRE |
Length : 2 days
Course Description
Click here for Course Preview.
In this course, which has been designed for user-level physical design verification, you run DRC, LVS, ERC, PERC, FastXOR and Constraint Validation checks to find and debug errors that are located in your design. You set up options, run DRC, and use PVS DRC Results Viewer or DRC DE to locate and fix design rule violations. You set up, run and debug ERC violations including stamping conflicts. You set up options, run LVS, and use the LVS debug environment to locate and repair errors like shorts and opens. You may also run the Interactive Shorts Locator (ISL) to spot shorting locations. You will set up constraints using the Virtuoso® Constraint Manager and validate them with the PVS Constraint Validator. You then set up and run VIPVS (Virtuoso Integrated PVS) in Post-Edit and Verify-Design modes for in-design instant DRC checking, and use FastXOR to compare a stream file with an existing OpenAccess cellview.
Learning Objectives
After completing this course, you will be able to:
- Check out where PVS fits in the Cadence SSV Solution
- Overview the features and capabilities in PVS
- Explore the Advanced Debug solutions in PVS
- Set up and run PVS DRC in GUI and batch modes
- Explore the PVS Configurator feature
- Examine the PVS DRC Waivers flow
- Explore the PVS QuickView platform
- Set up and run PVS ERC in GUI and batch modes
- Define and debug Stamping Conflicts
- Set up and run PVS PERC in GUI and batch modes
- Explore topology checks from PVS PERC
- Set up and run PVS LVS in GUI and batch modes
- Clean shorts with the Interactive Shorts Locator
- Troubleshoot LVS violations with the Graphical LVS Debugger
- Set up and run VIPVS in Post-Edit and Verify-Design modes
- Create and manage snapshots for VIPVS
- Run VIPVS in Dynamic Rules Filtering mode
- Understand the concept of Constraint Validation in PVS
- Invoke, set up and run PVS CV in the Virtuoso platform
- Debug Constraint Violations with DRCDE and Annotation Browser
- Run PVS CV and debug violations in the Virtuoso Constraint Manager
- Explore various type of constraints supported by PVS CV
- Set up and run PVS FastXOR in GUI and batch modes
- Debug design violations with the PVS debug environment
- Review PVS tips
Software Used in This Course
- Virtuoso Layout Suite
- Physical Verification System
Software Release(s)
PVS161, IC617, ICADV123, ASSURA41
Modules in this Course
Audience
- Physical layout designers who need to verify layout designs
Prerequisites
You must have:
- Knowledge and experience with physical design and verification
- Familiarity with the Virtuoso Layout Suite
Related Courses
- Virtuoso Schematic Editor
- Virtuoso Layout Design Basics
- Virtuoso Connectivity-Driven Layout Transition
- Using Virtuoso Constraints Effectively
- Physical Verification Language Rules Writer
- Assura Verification
Please see course learning maps at this link for a visual representation of courses and course relationships. Regional course catalogs may be viewed here.
“A well structured course with very patient instructor. Indeed will be taking home a lot of inputs from this 2 day course to help me and my colleague's future work at our organization. Looking at my fellow participants at the course, it feels like 'Yes we are in the game'..”
Thanuchith Vakkaliga-Raju, IMMS
“The course was efficient and very helpful for our Designers. For sure it will contribute to our productivity improvement.”
Mounir Jouini, EMMicroelectronic