## **DESIGN IP BROCHURE**

# cādence°

## TX Controller IP for MIPI CSI-2 v2.1

## Overview

The Cadence® Transmitter (TX) Controller IP for MIPI® Camera Serial Interface 2 (CSI-2SM) is responsible for handling and encoding image sensor data (in multiple RGB, YUV, and RAW formats), as well as user-defined data formats, and converting these into CSI-2-compliant packets for transmission over a MIPI D-PHYSM link. The TX Controller IP for CSI-2 supports up to four independent pixel streams and can perform Virtual Channel and Data Type interleaving before transmission.

Developed by experienced teams with industry-leading domain expertise and extensively validated with multiple hardware platforms, the TX Controller IP for CSI-2 is engineered to quickly and easily integrate into any systemon-chip (SoC) design, and to connect seamlessly to a Cadence or third-party D-PHY via standard PHY-Protocol Interface (PPI).

The TX Controller IP for CSI-2 is part of the comprehensive Cadence Design IP portfolio comprised of interface, memory, analog, and system and peripheral IP.

## **Product Details**

The TX Controller IP for CSI-2 is compliant with MIPI Alliance Specification for CSI-2 version 2.1. It supports all primary and secondary data formats from the specification. Support for data scrambling and LRTE EPD Options 1 and 2 are both configurable.



Figure 1: Example CSI-2 Receiver System

## Benefits

- Highly configurable IP core is area optimized for each application
- Complete solution—both host and peripheral IP available
- Multi-stream pixel interface support
- Automotive variant with Safety Manual

## **Key Features**

| Compliant with MIPI CSI-2 v2.1 Specification                                                                                                                                                                                             | <ul> <li>Support for MIPI D-PHY v2.1 specification, with 8-bit<br/>PPI data width and links with 1, 2, or 4 data lanes</li> </ul>                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Provides up to 4 independent stream input interfaces,<br/>with a highly configurable range of options, including<br/>multiple pixel modes, various buffering modes, packed<br/>data mode, and Data Type interleaving</li> </ul> | <ul> <li>Optional extensions for loopback support on stream 0,<br/>for connection to Cadence Receiver Controller IP for<br/>CSI-2 ("RX Compatibility" mode</li> </ul> |
| <ul> <li>RTE – Efficient Packet Delimiter support (Option 1<br/>and 2)</li> </ul>                                                                                                                                                        | <ul> <li>32-bit Arm<sup>®</sup> AMBA<sup>®</sup> APB Responder programming<br/>interface</li> </ul>                                                                   |
| <ul> <li>Programmable Data Type and Word Count settings,<br/>with either 8 or 16 options selectable on a packet-by-<br/>packet basis</li> </ul>                                                                                          | <ul> <li>Support for external RAM/register or internal<br/>register-based stream buffer</li> </ul>                                                                    |
| Support for all primary and secondary data formats                                                                                                                                                                                       | Supports ULPS on all data lanes and clock lane                                                                                                                        |

The TX Controller IP for CSI-2 is an all-digital design consisting of an external register interface for configuration of the transmitter IP, a Protocol Module for CSI-2 protocol functions with a data packer to convert the pixel stream input into the correct data format for transmission, arbitration for sequencing up to four pixel streams, and a TX Lane Control module for dynamic control of the PPI D-PHY interface.

#### **Protocol Module**

The CSI-2 Protocol Module handles the CSI-2 protocol stream coming from the pixel stream interfaces and monitors traffic on the interfaces. It also performs error checking, interrupt generation, and CRC code generation to ensure data integrity.

The CSI-2 Protocol Module also monitors the CSI-2 protocol stream for start-of-frame (SOF), end-of-frame (EOF), and truncated CSI-2 frames. This module provides the asynchronous FIFO between the pixel stream interface and the D-PHY byte transmission.

RX Compatibility Mode allows direct connection from the pixel interface output of the CSI-2 RX Controller IP to the CSI-2 TX Controller meaning Virtual Channel interleaving can be supported on a single stream.

#### CSI-2 Packer

The CSI-2 packer formats data from RAW Bayer, RGB, and YUV packed data formats into the CSI-2 format for transmission on the PPI D-PHY interface.

### Related Products

- Cadence Design IP for MIPI D-PHY
- Cadence RX Controller IP for MIPI CSI-2
- Cadence Display Controller IP for MIPI DSISM
- Cadence Initiator Controller for MIPI I3CSM
- Cadence Responder Controller for MIPI I3C



Figure 2: IP-Level Block Diagram

#### **CSI-2** Arbitration

The CSI-2 arbitration allows Virtual Channel and Data Type interleaving by arbitrating between pixel streams to data lanes.

#### **TX Lane Control Module**

The TX Lane Control Module provides conversion of data packets to bytes for transmission via the D-PHY, via the PPI. The Lane Control Module also drives the signals which control transition of the D-PHY in and out of High-Speed, ULPS, and LRTE-Idle states. Some additional D-PHY control outputs allow resets to be applied and polarity inversion to be enabled (if supported by the D-PHY).

#### Deliverables

- Unencrypted, synthesizable Verilog HDL
- ► Cadence Genus<sup>™</sup> Synthesis Solution scripts
- Documentation—Integration and User Guide, Release Notes
- Demonstration testbench with integrated Cadence Verification IP (VIP)
- Software Driver

For more information, visit cadence.com/designip



Cadence is a pivotal leader in electronic systems design and computational expertise, using its Intelligent System Design strategy to turn design concepts into reality. Cadence customers are the world's most creative and innovative companies, delivering extraordinary electronic products from chips to boards to complete systems for the most dynamic applications. **www.cadence.com** 

© 2022 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo, and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners. J11128 09/22 SA/VY/PDF